完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Kuang-Li
dc.contributor.authorJou, Jer-Min
dc.contributor.authorShiau, Yeu-Horng
dc.date.accessioned2009-08-23T04:41:22Z
dc.date.accessioned2020-05-25T06:38:14Z-
dc.date.available2009-08-23T04:41:22Z
dc.date.available2020-05-25T06:38:14Z-
dc.date.issued2006-10-16T03:39:35Z
dc.date.submitted2002-12-18
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/1446-
dc.description.abstractIn this paper, the bus wrapper design methodology is proposed in order to generate and synthesize communication interfaces in a system design context. This methodology will be used in bus-based SoCs for IP integration. To verify the practicability, we use this methodology to implementation the on-chip bus wrapper and on-board bus wrapper based on Virtual Component Interface (VCI)-compliant IPs by three cases, which are the AHB master wrapper, the AHB slave wrapper, and the PCI bus target wrapper. We can use the AHB wrapper to integrate the VCI-compliant IP into ARM development system, or use PCI wrapper to integrate the VCI-compliant IP into personal computer system. In the bus wrapper design we use the buffer to store the address and data temporary instant of FIFO, so we only use a small amount area of bus wrapper. At the performance of the bus wrapper, we use the Mealy Machine Design method, so the input and output of the interface can be pass through the wrapper as soon as possible. It will not cause the communication latency between the interface of the bus and standard interface.
dc.description.sponsorship東華大學,花蓮縣
dc.format.extent20p.
dc.format.extent344529 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2002 ICS會議
dc.subjectVCI
dc.subjectAHB
dc.subjectPCI
dc.subjectBus Wrapper
dc.subjectinterface conversion
dc.subject.otherComputer Systems
dc.titleBus Wrapper Design Methodology in SoC
分類:2002年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002002000013.PDF336.45 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。