完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Yu-Sheng
dc.contributor.authorGeorgiou, Christos
dc.contributor.authorLi, Chung-Sheng
dc.date.accessioned2009-08-23T04:39:47Z
dc.date.accessioned2020-05-25T06:26:32Z-
dc.date.available2009-08-23T04:39:47Z
dc.date.available2020-05-25T06:26:32Z-
dc.date.issued2006-10-20T19:48:22Z
dc.date.submitted1998-12-17
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/2093-
dc.description.abstractIn this paper, we study how clustering and speedup at the input and output ports of a generic nonblocking packet switch affect switch throughput and port buffer size. By determining the maximum allowable clustering and speedup, an optimal switch configuration can be established for a given VLSI technology. Our performance analysis shows that output port speedup is most effective in increasing through put but has no effect on buffer reduction, while input speedup has a moderate effect on both increasing throughput and decreasing buffer size. Input-port grouping is useful on buffer reduction but has no effect on throughput, while output-port grouping has a moderate effect on increasing throughput and a negligible effect on buffer reduction.
dc.description.sponsorship成功大學,台南市
dc.format.extent8p.
dc.format.extent516554 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries1998 ICS會議
dc.subject.otherATM and High-Speed Networks
dc.titleArchitecture Optimization of Broadband Fast Packet Switches with Clustering and Speedup Constraints
分類:1998年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics001998000212.pdf504.45 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。