完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChiu, Jih-Ching
dc.contributor.authorCheng, Zh-Lung
dc.contributor.authorShann, Jyh-Jiun
dc.date.accessioned2009-06-02T06:21:06Z
dc.date.accessioned2020-05-25T06:36:53Z-
dc.date.available2009-06-02T06:21:06Z
dc.date.available2020-05-25T06:36:53Z-
dc.date.issued2006-10-27T02:41:57Z
dc.date.submitted2000-12-08
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/2651-
dc.description.abstractIn this paper, we propose an approach, called semantic analyzer for loop unrolling, which can increase ILP of loops by parsing the semantics of instructions for collecting the required information of loop unrolling. The mechanism has the functions to construct and maintain data flow graphs dynamically, and stores these graphs inside the processor. When loops occur, we can use this mechanism to solve the repeated fetching and decoding of instructions, and even to overcome the bottleneck of data dependence checking. The simulation results are used to decide the parameters of this mechanism and compare its issue rate to that of other microprocessors. The performance of our mechanism is better than that of other microprocessors. Under performance/cost consideration, our mechanism can issue 2.07x86 instructions per cycle.
dc.description.sponsorship中正大學,嘉義縣
dc.format.extent8p.
dc.format.extent249847 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2000 ICS會議
dc.subjectSemantic analyzer
dc.subjectdata flow processor
dc.subjectdata-driven
dc.subjectILP
dc.subjectsuperscalar processor
dc.subjectx86 architecture
dc.subject.otherCompilation and Scheduling
dc.titleImproving ILP with Semantic Analyzer for Loop Unrolling in X86 Architectures
分類:2000年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002000000065.pdf243.99 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。