題名: A New Bus Allocation Algorithm for Interconnection Networks of Multiprocessor Systems
作者: Wang, Kuo-Chen
Wu, Tony
關鍵字: arbiter
bus allocation
interconnection network
multiprocessor system
期刊名/會議名稱: 1999 NCS會議
摘要: In shared multiprocessor systems, the interconnection network is usually the bottleneck of system performance. Memory references usually have two kinds of locality: temporal locality and spatial locality. If a processor references a memory module, it tends to reference the same memory module again. If we do not release a bus that connects the processor and the memory module immediately, we can use the same bus directly without reconfiguration when the processor references the same memory module again. Thus, we propose a new bus allocation algorithm for interconnection networks of multiprocessor system. A pipelined one-sided crossbar switch, which is essentially a multiple bus, is used to illustrate our design approach. Experimental results show that the new algorithm uses buses more efficiently and reduces the number of reconfigurations. The performance (throughput)using the new bus allocation algorithm is up to 3 times higher than that using the original algorithm. The contribution of this work is designing a high throughput interconnection network to match high performance multiprocessors and to eliminate the performance bottleneck.
日期: 2006-10-30T01:19:00Z
分類:1999年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ncs001999000067.pdf471.98 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。