完整後設資料紀錄
DC 欄位語言
dc.contributor.authorMaa, Yeong-Chang
dc.contributor.authorYen, Mao-Hsu
dc.contributor.authorKuo, Shu-Ming
dc.contributor.authorLee, Guan-Luen
dc.date.accessioned2011-01-26T01:02:45Z
dc.date.accessioned2020-05-18T03:10:39Z-
dc.date.available2011-01-26T01:02:45Z
dc.date.available2020-05-18T03:10:39Z-
dc.date.issued2011-01-26T01:02:45Z
dc.date.submitted2011-01-10
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/29959-
dc.description.abstractWith the ever increasing needs of power aware architecture and circuit design in recent years, how to reduce the power consumption of processors without sacrificing performance has become an important issue. In this paper, we propose a new method for low power branch prediction- Hedging Filter, which combines filtering scheme reducing dynamic power consumption with hedging prediction mechanism lowering static power dissipation. We analyze and empirically study this proposed scheme embodied in the Sentry Table- Complementary Branch Prediction combo with respect to critical path delay, performance, hardware overhead and power consumption. Hedging Filter not only preserves critical path delay and prediction accuracy, but also contributes to the savings of dynamic and static power. From our evaluation, presuming equivalent or superior performance with respect to traditional counterparts, the proposed method reduces branch prediction hardware cost by up to 71% and power saving by up to 79% respectively.
dc.description.sponsorshipNational Cheng Kung University,Tainan
dc.format.extent8p.
dc.relation.ispartofseries2010 ICS會議
dc.subjectHedging filter
dc.subjectpower aware
dc.subjectbranch prediction
dc.subjectlow power
dc.subjectprocessor architecture
dc.subject.otherComputer Architecture, SoC, and Embedded Systems
dc.titleCost-Effective Branch Prediction by Combining Hedging and Filtering
分類:2010年 ICS 國際計算機會議(如需查看全文,請連結至IEEE Xplore網站)

文件中的檔案:
沒有與此文件相關的檔案。


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。