完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Kai-ming
dc.contributor.authorLei, Kin-fong
dc.contributor.authorChiu, Jih-ching
dc.date.accessioned2011-01-26T01:04:46Z
dc.date.accessioned2020-05-18T03:10:39Z-
dc.date.available2011-01-26T01:04:46Z
dc.date.available2020-05-18T03:10:39Z-
dc.date.issued2011-01-26T01:04:46Z
dc.date.submitted2011-01-10
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/29966-
dc.description.abstractIn the multi-core systems, the data transfer between cores becomes a major challenge. An asynchronous ring bus, which is 33 bit width, adopting dual-rail single-track data protocol is proposed in this paper. Owning to asynchronous circuits design, there are different transfer times in different hop counts. For providing higher throughput, multiple cores which are able to access the bus simultaneously make a direct connection between each other. In bus arbitration, distribution arbiter is adopted the right to use the bus and solve the collision. Finally, the system performance in different arbitration strategies has been estimated in TSMC 0.18μm process in this paper. The transfer time of the shortest distance is 1.5 ns approximately, and the longest distance first has a better performance in different arbitration strategies.
dc.description.sponsorshipNational Cheng Kung University,Tainan
dc.format.extent6p.
dc.relation.ispartofseries2010 ICS會議
dc.subjectcomponent; Asynchronous Communication
dc.subjectAsynchronous Ring Bus
dc.subjectMulti-Core Communication
dc.subject.otherComputer Architecture, SoC, and Embedded Systems
dc.titleDesign of an Asynchronous Ring Bus Architecture for Multi-Core Systems
分類:2010年 ICS 國際計算機會議(如需查看全文,請連結至IEEE Xplore網站)

文件中的檔案:
沒有與此文件相關的檔案。


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。