完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Kuei-Chung Jr
dc.contributor.authorLiao, Chiu-Han Jr
dc.contributor.authorChen, Kuan-Hung Jr
dc.date.accessioned2011-03-24T19:57:31Z
dc.date.accessioned2020-05-18T03:24:23Z-
dc.date.available2011-03-24T19:57:31Z
dc.date.available2020-05-18T03:24:23Z-
dc.date.issued2011-03-24T19:57:31Z
dc.date.submitted2009-11-27
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/30082-
dc.description.abstractHardware designers are steadily decreasing the size of chip structures and the supply voltages. Furthermore, system power management techniques implemented by the operating are used to reduce energy consumption. However, due to the fact that the number of gates and the clock frequencies are constantly increasing, overall power consumption is still a limiting design factor. Live power measurement is necessary for both hardware and software designer, but it requires too much time for simulation, especially for embedded systems. The major contribution of this paper is to present a simple method for rapidly estimating power consumption and find the hot spots in the network-on-chip(NoC) at run time. The platform, implemented by SystemC, allows early exploration of the performance and power consumption of NoC, which is able to handle arbitrary topologies and routing schemes. The simulator implements flit-level message- passing mechanism and supports application data specified as input trace files or generated at run-time by synthetic traffic generators.
dc.description.sponsorshipNational Taipei University,Taipei
dc.format.extent8p.
dc.relation.ispartofseriesNCS 2009
dc.subjectNetwork-on-Chip
dc.subjectLow-Power
dc.subjectSoC
dc.subjectSimulator
dc.subject.otherWorkshop on Computer Architectures, Embedded Systems and VLSI/EDA
dc.titleSystem-Level Power Estimation Platform for Network- on-Chip
分類:2009年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
CEV 1-3.pdf1.26 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。