完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Lung-Jen Jr
dc.contributor.authorTseng, Wang-Dauh Jr
dc.contributor.authorLin, Rung-Bin Jr
dc.contributor.authorXie, Zheng-Yi Jr
dc.date.accessioned2011-03-24T23:37:50Z
dc.date.accessioned2020-05-18T03:24:32Z-
dc.date.available2011-03-24T23:37:50Z
dc.date.available2020-05-18T03:24:32Z-
dc.date.issued2011-03-24T23:37:50Z
dc.date.submitted2009-11-28
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/30093-
dc.description.abstractIn this paper, we propose a don’t-care-bit filling method to successfully reduce the test power dissipation during capture cycles. An induced activity function is applied on each scan cell which estimates the potential on incurring cascaded transitions in the circuit under test (CUT) and obtain an optimal order for don’t care bit filling. Results show, this method reduces switching activity in the CUT up to 40% during the capture cycles compared with random X-filling method, and outperforms LCP X-filling method. Moreover, no area and performance overhead are incurred.
dc.description.sponsorshipNational Taipei University,Taipei
dc.format.extent6p.
dc.relation.ispartofseriesNCS 2009
dc.subjectLCP X-filling
dc.subjectcapture power
dc.subjectX-filling
dc.subject.otherWorkshop on Computer Architectures, Embedded Systems and VLSI/EDA
dc.titleDon’t-Care Bits Filling for Capture Power Reduction
分類:2009年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
CEV 3-3.pdf204.89 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。