完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Lung-Jen Jr
dc.contributor.authorTseng, Wang-Dauh Jr
dc.contributor.authorLin, Rung-Bin Jr
dc.contributor.authorZhang, Zheng-Han Jr
dc.date.accessioned2011-03-24T23:37:57Z
dc.date.accessioned2020-05-18T03:24:33Z-
dc.date.available2011-03-24T23:37:57Z
dc.date.available2020-05-18T03:24:33Z-
dc.date.issued2011-03-24T23:37:57Z
dc.date.submitted2009-11-28
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/30094-
dc.description.abstractThe progress of the SOC technologies has inspired the requirements of complex circuits. The potential complexity of SOCs results in the difficulty of testing and long testing time. The testing time of a SOC is determined by the total test bandwidth of TAM and the test sequence of cores. High bandwidth TAM provides faster test data access of cores and thus reduce the testing time of SOCs, but it also results in high area overhead. Besides, under the constraint of the total test bandwidth, the test sequence of cores affects the SOC testing time significantly. In this paper, we propose a TAM Switch based test scheduling algorithm for SOCs, under the constraint of fixed TAM width. Experimental results show the proposed approach obtains low testing time for all cases in SOC d695 and SOC p93791 benchmarks
dc.description.sponsorshipNational Taipei University,Taipei
dc.format.extent6p.
dc.relation.ispartofseriesNCS 2009
dc.subjectX-filling
dc.subjectcapture power
dc.subjectLCP X-filling
dc.subject.otherWorkshop on Computer Architectures, Embedded Systems and VLSI/EDA
dc.titleSOCs Test Scheduling using TAM Switch
分類:2009年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
CEV 3-2.pdf223.86 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。