完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJiang, Yung-Chuan Jr
dc.contributor.authorPaul, Anand Jr
dc.contributor.authorWang, Jhing-Fa Jr
dc.date.accessioned2011-03-31T22:57:22Z
dc.date.accessioned2020-05-18T03:22:38Z-
dc.date.available2011-03-31T22:57:22Z
dc.date.available2020-05-18T03:22:38Z-
dc.date.issued2011-03-31T22:57:22Z
dc.date.submitted2009-11-27
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/30257-
dc.description.abstractParallel processing techniques are increasingly found in reconfigurable computing, especially in digital signal processing (DSP) applications. In this paper, we design a parallel reconfigurable computing (PRC) architecture which consists of multiple dynamically reconfigurable computing (DRC) units. The hidden Markov model (HMM) algorithm is mapped onto the PRC architecture. First, we construct a directed acyclic graph (DAG) to represent the HMM algorithms. A novel parallel partition approach is then proposed to map the HMM DAG onto the multiple DRC units in a PRC system. This partitioning algorithm is capable of design optimization of parallel processing reconfigurable systems for a given number of processing elements in different HHM states.
dc.description.sponsorshipNational Taipei University,Taipei
dc.format.extent10p.
dc.relation.ispartofseriesNCS 2009
dc.subjectFPGA
dc.subjectparallel processors
dc.subjectreconfigurable processing
dc.subjectHMM
dc.subjectpartitioning algorithm
dc.subject.otherWorkshop on Parallel and Distributed Computing
dc.titleA New Parallel Reconfigurable Computing Architecture and Hidden Markov Model Application
分類:2009年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
03-419_ycjiang@mail.chna.edu.tw_thesis.pdf1.34 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。