完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWen, Che-Neng
dc.contributor.authorChen, Tien-Fu
dc.date.accessioned2009-08-23T04:43:16Z
dc.date.accessioned2020-05-25T06:51:58Z-
dc.date.available2009-08-23T04:43:16Z
dc.date.available2020-05-25T06:51:58Z-
dc.date.issued2007-01-25T06:15:38Z
dc.date.submitted2006-12-04
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/3453-
dc.description.abstractWe proposed an exploration methodology for the heterogeneous multi-core embedded System-On-Chip(SOC) design. Our key features are to define/implement an Target Architecture Description (TAD) language which can describe the target embedded microprocessors’ structural and instruction behaviors, automatically generate a retagetable instruction set simulator(ISS) which has multiple accurate, two-stages simulator acceleration functions, and establish a heterogeneous multi-core estimation framework which can plugin the heterogeneous simulators generated by our simulator generator. Instruction-set simulators are an important part of a today’s processor and software development. They are playing an important role within the architecture exploration, early system verification and pre-silicon software development. We can use the TAD to describe the ARM architecture. The compiled simulator which automatic generation is faster then the hand coded C simulator sixteen times, and the binary translate simulator is faster then the hand coded C simulator 27.2 times.
dc.description.sponsorship2006 ICS會議
dc.format.extent6p.
dc.format.extent4138800 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries元智大學,中壢市
dc.subject.otherComputer Architecture
dc.subject.otherVLSI
dc.subject.otherEmbedded Systems Processor Architecture
dc.titleRetargetable Exploration Methodology for Heterogeneous Multi-Core SOC
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000003.pdf4.04 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。