完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, Wen-Ta
dc.contributor.authorKuo, Chou-Ming
dc.date.accessioned2009-08-23T04:43:24Z
dc.date.accessioned2020-05-25T06:52:29Z-
dc.date.available2009-08-23T04:43:24Z
dc.date.available2020-05-25T06:52:29Z-
dc.date.issued2007-01-26T01:31:34Z
dc.date.submitted2006-12-04
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/3482-
dc.description.abstractIn this paper, a new low power design method for flash Analog to Digital Converters(ADCs) is presented. As an example of 6-bit flash ADC, all comparators are divided into 8 regions. We use level-detection method to let only one region is working in every clock cycle, and then achieves the aim of low power consumption. Simulation results show that this proposed 6-bit flash ADC consumes about 37.8mW at 400Msample/s with 3.3V supply voltage in TSMC 0.35μm 2P4M process. Compared with the traditional flash ADC, our level-detection method can reduce about 69.1% in power consumption.
dc.description.sponsorship元智大學,中壢市
dc.format.extent4p.
dc.format.extent4040239 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2006 ICS會議
dc.subject.otherCircuit Design
dc.titleA Low Power Flash Analog-to-Digital Converter Using Level-Detection Method
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000032.pdf3.95 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。