完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChern, Ming-Yang
dc.date.accessioned2009-06-02T06:20:38Z
dc.date.accessioned2020-05-25T06:36:42Z-
dc.date.available2009-06-02T06:20:38Z
dc.date.available2020-05-25T06:36:42Z-
dc.date.issued2006-10-27T01:18:03Z
dc.date.submitted2000-12-08
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/2636-
dc.description.abstractPeak detection is needed in many computer applications. For the real-time demand and not to become a bottleneck, this process requires parallel hardware for much faster operation. In this paper, a series of VLSI array processor designs are proposed for various needs of peak detection from multi-dimensional data array. We have designed the row sequential comparator and 3-row delayed comparator to compose a basic pipelined 3 x 3 maximum filter. Based on such module, the 3 x 3 or 5 x 5 pipelined peak detector can be easily configured. The design can be extended to the three-dimensional 3 x 3 x 3 and 5 x 5 x 5 peak detection, detecting local peaks of broader range, or even the cases of higher dimension. To further raise the peak-detection speed, we also propose some array processors to extract peaks (of 3 x 3 range) in parallel, column by column. And once again, our parallel detector design can be extended to the higher dimension and to detect local peaks of broader range.
dc.description.sponsorship中正大學,嘉義縣
dc.format.extent7p.
dc.format.extent82512 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2000 ICS會議
dc.subject.otherParallel Architecture
dc.titleDesign of Parallel Processors for Fast Extraction of Peaks From Multi-Dimensional Data Array
分類:2000年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002000000058.pdf80.58 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。