題名: A 1.25 GHz 8-bit Tree-Structured Carry Lookahead Adder
作者: Wang, Chua-Chin
Lee, Po-Ming
Huang, Chenn-Jung
Lee, Rong-Chin
關鍵字: tree-structured CLA
0 cell
all-N-transistor
ANT
期刊名/會議名稱: 2000 ICS會議
摘要: By modifying the so-called all-N-transistor (ANT) design, several small but novel cells are proposed which can rapidly compute the required generate and propagate function, respectively. We utilize these cells to design a 8-bit tree-structured carry look ahead adder (CLA). The 8-bit CLA not only possesses few transistor count, but also occupies small area size. Moreover, the post-layout simulation results given by TimeMill show that the clock used in this 8-bit CLA can run up to 1.25GHz The proposed architecture is also easy to be expanded for long data additions.
日期: 2006-10-27T03:05:23Z
分類:2000年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002000000069.pdf386.93 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。