完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHwang, Yun-Tsung
dc.contributor.authorSu, Ching-Long
dc.date.accessioned2009-08-23T04:39:26Z
dc.date.accessioned2020-05-25T06:25:47Z-
dc.date.available2009-08-23T04:39:26Z
dc.date.available2020-05-25T06:25:47Z-
dc.date.issued2006-10-31T09:08:00Z
dc.date.submitted1996-12-19
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/2935-
dc.description.abstractIn this paper we first propose a new design technique based on Distributed Arithmetic (DA) scheme to enhance high speed recursive digital filtering. The proposed design exploits parallelism down to the bit-level and can outperform the conventional bit parallel design in both speed and hardware complexity. The scheme is further improved with the introduction of algorithm look-ahead transform and design tactics such as structure pipelining and block processing. The resultant design features an initiation interval as small as the delay for computing one data bit.
dc.description.sponsorship中山大學,高雄市
dc.format.extent8p.
dc.format.extent993661 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries1996 ICS會議
dc.subject.otherMultiprocessing and Parallel Processing
dc.titleParallel and Pipelined VLSI Architecture Designs for Distributed Arithmetic-Based Recursive Digital Filters
分類:1996年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics001996000220.pdf970.37 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。