題名: Implementation of Finite Impulse Response Digital Filter Using Partial Reconfigurable FPGA Platform
其他題名: 利用部分重組態現場可程式化邏輯陣列平台實作 有限脈衝響應數位濾波器
作者: 黃, 朝章 Jr
楊, 友仁 Jr
鄭, 樂天 Jr
黃, 金俊 Jr
林, 之棟 Jr
關鍵字: Partial Reconfiguration
期刊名/會議名稱: NCS 2009
摘要: This paper presents a parallel FIR (Finite Impulse Response) filter system design, using PR(Partial Reconfiguration) to change tap of FIR , which can achieve high flexibility, high performance, and shorten the time of configuration. In the present thesis, we use the Verilog HDL within Xilinx ISE 9.2i design tool to complete this architecture. After that, we use FPGA for function simulation and verify computation data. Until simulation result is correct, using Xilinx PlanAhead 9.2 to merge all of the architecture, it generates full configuration circuit file and partial reconfiguration circuit file. Then, to verify by using iMPACT to download full configuration and partial reconfiguration circuit file to FPGA. The results we found, the file size(memory space) on full configuration are 2444KB, on partial reconfiguration are 166KB, the percent are 6.7 %; and the times need (speed) on full configuration are 6sec, on partial reconfiguration are 1sec, the percent are 16.6 %.
日期: 2011-03-24T23:38:53Z
分類:2009年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
CEV 5-7.pdf803.38 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。