題名: A 500MHz, 8-Stage Pipeline RISC Microprocessor Design with Sub-Computing
作者: Hu, Ya-Lun
Chang, Ming-Ku
Chen, Tien-Fu
Shiu, Fang-Yu
Cheng, You-Hsiang
期刊名/會議名稱: 2006 ICS會議
摘要: In this paper, we have demonstrated RISC of embedded system design. Under performance and power consumption premise, Instruction Set design, like sub-computing instruction, load and store mask instruction, repeat instruction and delay branch instruction, has many characteristics in increasing instruction Powerful. Sub-Computing processes the simple operation first using a stage in the pipeline, and then using ALU executes the complex operation. It increases 20% performance in Instruction Set. There are 2 critical paths on Architecture. Improving them can increase frequency from 300MHz to 500MHz and pipeline stage will up to 8. Although increasing pipeline stage has the contradictory place with Instruction Set, we are trying to find out the balance point in the architecture. And we propose the best design way in the paper.
日期: 2007-01-25T06:12:32Z
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000001.pdf3.74 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。