題名: Retargetable Exploration Methodology for Heterogeneous Multi-Core SOC
作者: Wen, Che-Neng
Chen, Tien-Fu
期刊名/會議名稱: 元智大學,中壢市
摘要: We proposed an exploration methodology for the heterogeneous multi-core embedded System-On-Chip(SOC) design. Our key features are to define/implement an Target Architecture Description (TAD) language which can describe the target embedded microprocessors’ structural and instruction behaviors, automatically generate a retagetable instruction set simulator(ISS) which has multiple accurate, two-stages simulator acceleration functions, and establish a heterogeneous multi-core estimation framework which can plugin the heterogeneous simulators generated by our simulator generator. Instruction-set simulators are an important part of a today’s processor and software development. They are playing an important role within the architecture exploration, early system verification and pre-silicon software development. We can use the TAD to describe the ARM architecture. The compiled simulator which automatic generation is faster then the hand coded C simulator sixteen times, and the binary translate simulator is faster then the hand coded C simulator 27.2 times.
日期: 2007-01-25T06:15:38Z
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000003.pdf4.04 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。