完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Hsu-Yang
dc.contributor.authorTseng, Wang-Dauh
dc.contributor.authorLai, Liang-Chien
dc.date.accessioned2009-08-23T04:43:18Z
dc.date.accessioned2020-05-25T06:52:06Z-
dc.date.available2009-08-23T04:43:18Z
dc.date.available2020-05-25T06:52:06Z-
dc.date.issued2007-01-26T02:02:06Z
dc.date.submitted2006-12-04
dc.identifier.urihttp://dspace.lib.fcu.edu.tw/handle/2377/3495-
dc.description.abstractIn this paper, we propose a multiple capture approach to reduce the peak power as well as average power consumption during testing. The basic idea of the proposed approach is to divide a scan chain into a number of sub-scan chains, and only one sub-scan chain will be enabled at a time during the scan shift or capture operations. To efficiently deal with the “capture violation problem”, we develop a test pattern insertion method to solve this problem. To reduce the number of patterns to be inserted, a scan chain partition method by exploiting don’t care responses and a test pattern ordering method are also developed. The proposed approach can be easily implemented for any large full-scan sequential circuits. Experimental results for large ISCAS’89 benchmark circuits show that our approach can reduce the peak power and average power dissipation during testing significantly.
dc.description.sponsorship元智大學,中壢市
dc.format.extent6p.
dc.format.extent3737507 bytes
dc.format.mimetypeapplication/pdf
dc.language.isozh_TW
dc.relation.ispartofseries2006 ICS會議
dc.subject.otherPower-Aware Design and Test
dc.titleReduction of Test Power during Test Application in Full-Scan Sequential Circuits with Multiple Capture Techniques
分類:2006年 ICS 國際計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ics002006000044.pdf3.65 MBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。