題名: An FIFO Memory Design for 8-to-32 Data Exchange Bus
作者: Wang, Chua-Chin
Tseng, Yih-Long
Chen, Yi-Wei
關鍵字: FIFO
data exchange
nonhomoge- neous bus width
arbiter
期刊名/會議名稱: 2001 NCS會議
摘要: An FIFO memory architecture is proposed to be utilized in data exchange between processing units which possess non-homogeneous bus widths. Neither arbiter logics nor modules are required in such a design to determine input sequences or output sequences. Hence, the delay is drastically shortened. Two pointers, which are read pointer (RP) and write pointer (WP), respectively, point to the head and the tail of the valid data queue in the FIFO. The simulation results of the proposed design which is implemented by Verilog HDL (hardware description language) reveal that the design is capable of processing the data under a 200 MHz clock rate using TSMC 0.35 1P4M CMOS technology.
日期: 2006-10-18T10:55:18Z
分類:2001年 NCS 全國計算機會議

文件中的檔案:
檔案 描述 大小格式 
ce07ncs002001000051.pdf171.97 kBAdobe PDF檢視/開啟


在 DSpace 系統中的文件,除了特別指名其著作權條款之外,均受到著作權保護,並且保留所有的權利。